## The Art Thief:

This project, THE ART THIEF, represents the amalgamation of theoretical concepts from ECE 3300 with practical application using the Nexys A7 FPGA board. It simulates the decoding of a 3-digit padlock within a time limit to reveal an image. Using Verilog, it manages game progression, initiates timers, interprets switch inputs, and synchronizes game elements.

## Project Implementation Overview:

| Specification | Utilization |
|---------------|-------------|
| LUT           | 0.25%       |
| FF            | 0.08%       |
| BRAM          | 8.89%       |
| Ю             | 25.24%      |
| PLL           | 16.67%      |

## **Project Timing Results:**

| Timing<br>Category         | Time     |
|----------------------------|----------|
| Worst<br>Negative<br>Slack | 6.19 ns  |
| Total Negative<br>Slack    | 0 ns     |
| Worst Hold<br>Slack        | 0.175 ns |
| Total Hold<br>Slack        | 0 ns     |

## Power Consumption and Temperature:

| Total On-Chip Power  | 0.214 W |
|----------------------|---------|
| Static Power         | 0.098 W |
| Dynamic Power        | 0.116 W |
| Junction Temperature | 26°C    |

